Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Hole Trap Extraction in Charge Trap Layer of 3-D nand Flash Memory

Authors
Go, DonghyunPark, JounghunKim, DonghwiJu, JinukKim, SeungjaeKim, JungsikLee, Jeong-Soo
Issue Date
Dec-2026
Publisher
Institute of Electrical and Electronics Engineers Inc.
Keywords
3-D NAND; hole trap; hole tunneling; Poole–Frenkel (PF); silicon nitride
Citation
IEEE Transactions on Electron Devices
Indexed
SCIE
SCOPUS
Journal Title
IEEE Transactions on Electron Devices
URI
https://scholarworks.gnu.ac.kr/handle/sw.gnu/82157
DOI
10.1109/TED.2025.3642859
ISSN
0018-9383
1557-9646
Abstract
Hole trap profiles in the charge trap layer (CTL) of 3-D NAND flash memory are characterized using a newly proposed bias-induced hole trap extraction (BITE) technique. At 400 K, the appropriate emission bias (Vemit) regimes are determined by analyzing emission rates to ensure that the Poole–Frenkel (PF) emission, followed by band-to-band (BB) tunneling, constitutes the dominant hole emission mechanisms. The hole trap distribution is quantitatively extracted from time-dependent charge loss characteristics using a retention model formulated in cylin drical coordinates. The resulting trap profile shows a Gaussian-like distribution with the peak density at 4.3×1018 cm–3 · eV–1 at 0.87 eV. As the measurement tempera ture decreases, the trap density at deeper energy levels declines, which is attributed to the increasing contribution of the trap-to-band (TB) emission mechanism.
Files in This Item
There are no files associated with this item.
Appears in
Collections
ETC > Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Kim, Jung Sik photo

Kim, Jung Sik
IT공과대학 (전기공학과)
Read more

Altmetrics

Total Views & Downloads

BROWSE