Novel Program Scheme of Vertical NAND Flash Memory for Reduction of Z-Interferenceopen access
- Authors
- Yi, Su-in; Kim, Jungsik
- Issue Date
- May-2021
- Publisher
- MDPI
- Keywords
- NAND flash memory; interference; Technology Computer Aided Design (TCAD) simulation; disturbance; program; non-volatile memory (NVM)
- Citation
- MICROMACHINES, v.12, no.5
- Indexed
- SCIE
SCOPUS
- Journal Title
- MICROMACHINES
- Volume
- 12
- Number
- 5
- URI
- https://scholarworks.gnu.ac.kr/handle/sw.gnu/3800
- DOI
- 10.3390/mi12050584
- ISSN
- 2072-666X
2072-666X
- Abstract
- Minimizing the variation in threshold voltage (V-t) of programmed cells is required to the extreme level for realizing multi-level-cells; as many as even 5 bits per cell recently. In this work, a recent program scheme to write the cells from the top, for instance the 170th layer, to the bottom, the 1st layer, (T-B scheme) in vertical NAND (VNAND) Flash Memory, is investigated to minimize V-t variation by reducing Z-interference. With the aid of Technology Computer Aided Design (TCAD) the Z-Interference for T-B (84 mV) is found to be better than B-T (105 mV). Moreover, under scaled cell dimensions (e.g., L-g: 31 -> 24 nm), the improvement becomes protruding (T-B: 126 mV and B-T: 162 mV), emphasizing the significance of the T-B program scheme for the next generation VNAND products with the higher bit density.
- Files in This Item
- There are no files associated with this item.
- Appears in
Collections - 공과대학 > 전기공학과 > Journal Articles

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.