Cited 17 time in
Novel Program Scheme of Vertical NAND Flash Memory for Reduction of Z-Interference
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | Yi, Su-in | - |
| dc.contributor.author | Kim, Jungsik | - |
| dc.date.accessioned | 2022-12-26T10:30:39Z | - |
| dc.date.available | 2022-12-26T10:30:39Z | - |
| dc.date.issued | 2021-05 | - |
| dc.identifier.issn | 2072-666X | - |
| dc.identifier.issn | 2072-666X | - |
| dc.identifier.uri | https://scholarworks.gnu.ac.kr/handle/sw.gnu/3800 | - |
| dc.description.abstract | Minimizing the variation in threshold voltage (V-t) of programmed cells is required to the extreme level for realizing multi-level-cells; as many as even 5 bits per cell recently. In this work, a recent program scheme to write the cells from the top, for instance the 170th layer, to the bottom, the 1st layer, (T-B scheme) in vertical NAND (VNAND) Flash Memory, is investigated to minimize V-t variation by reducing Z-interference. With the aid of Technology Computer Aided Design (TCAD) the Z-Interference for T-B (84 mV) is found to be better than B-T (105 mV). Moreover, under scaled cell dimensions (e.g., L-g: 31 -> 24 nm), the improvement becomes protruding (T-B: 126 mV and B-T: 162 mV), emphasizing the significance of the T-B program scheme for the next generation VNAND products with the higher bit density. | - |
| dc.language | 영어 | - |
| dc.language.iso | ENG | - |
| dc.publisher | MDPI | - |
| dc.title | Novel Program Scheme of Vertical NAND Flash Memory for Reduction of Z-Interference | - |
| dc.type | Article | - |
| dc.publisher.location | 스위스 | - |
| dc.identifier.doi | 10.3390/mi12050584 | - |
| dc.identifier.scopusid | 2-s2.0-85107081509 | - |
| dc.identifier.wosid | 000662357000001 | - |
| dc.identifier.bibliographicCitation | MICROMACHINES, v.12, no.5 | - |
| dc.citation.title | MICROMACHINES | - |
| dc.citation.volume | 12 | - |
| dc.citation.number | 5 | - |
| dc.type.docType | Article | - |
| dc.description.isOpenAccess | Y | - |
| dc.description.journalRegisteredClass | scie | - |
| dc.description.journalRegisteredClass | scopus | - |
| dc.relation.journalResearchArea | Chemistry | - |
| dc.relation.journalResearchArea | Science & Technology - Other Topics | - |
| dc.relation.journalResearchArea | Instruments & Instrumentation | - |
| dc.relation.journalResearchArea | Physics | - |
| dc.relation.journalWebOfScienceCategory | Chemistry, Analytical | - |
| dc.relation.journalWebOfScienceCategory | Nanoscience & Nanotechnology | - |
| dc.relation.journalWebOfScienceCategory | Instruments & Instrumentation | - |
| dc.relation.journalWebOfScienceCategory | Physics, Applied | - |
| dc.subject.keywordPlus | SUPPRESSION | - |
| dc.subject.keywordPlus | DESIGN | - |
| dc.subject.keywordAuthor | NAND flash memory | - |
| dc.subject.keywordAuthor | interference | - |
| dc.subject.keywordAuthor | Technology Computer Aided Design (TCAD) simulation | - |
| dc.subject.keywordAuthor | disturbance | - |
| dc.subject.keywordAuthor | program | - |
| dc.subject.keywordAuthor | non-volatile memory (NVM) | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
Gyeongsang National University Central Library, 501, Jinju-daero, Jinju-si, Gyeongsangnam-do, 52828, Republic of Korea+82-55-772-0532
COPYRIGHT 2022 GYEONGSANG NATIONAL UNIVERSITY LIBRARY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.
