저전력 NAND 플래시 메모리를 위한 필터 버퍼의 효율성 분석Analysis on the Effectiveness of the Filter Buffer for Low Power NAND Flash Memory
- Other Titles
- Analysis on the Effectiveness of the Filter Buffer for Low Power NAND Flash Memory
- Authors
- 정보성; 이정훈
- Issue Date
- 2012
- Publisher
- 대한임베디드공학회
- Keywords
- NAND flash memory; Filter mechanism; Low power; Cache memory
- Citation
- 대한임베디드공학회논문지, v.7, no.4, pp 201 - 207
- Pages
- 7
- Indexed
- KCI
- Journal Title
- 대한임베디드공학회논문지
- Volume
- 7
- Number
- 4
- Start Page
- 201
- End Page
- 207
- URI
- https://scholarworks.gnu.ac.kr/handle/sw.gnu/22888
- ISSN
- 1975-5066
- Abstract
- Currently, NAND Flash memory has been widely used in consumer storage devices due to its non-volatility, stability, economical feasibility, low power usage, durability, and high density. However, a high capacity of NAND flash memory causes the high power consumption and the low performance. In the convention memory research, a hierarchical filter mechanism can archive an effective performance improvement in terms of the power consumption. In order to attain the best filter structure for NAND flash memory, we selected a direct-mapped filter, a victim filter, a fully associative filter and a 4-way set associative filter for comparison in the performance analysis. According to the results of the simulation, the fully associative filter buffer with a 128byte fetching size can obtain the bet performance compared to another filter structures, and it can reduce the energy*delay product(EDP) by about 93% compared to the conventional NAND Flash memory.
- Files in This Item
- There are no files associated with this item.
- Appears in
Collections - 공과대학 > 제어계측공학과 > Journal Articles

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.