Cited 0 time in
High performance and low power TLB structure
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | Lee, J.-H. | - |
| dc.contributor.author | Jung, B.-S. | - |
| dc.date.accessioned | 2022-12-27T01:21:27Z | - |
| dc.date.available | 2022-12-27T01:21:27Z | - |
| dc.date.issued | 2013 | - |
| dc.identifier.issn | 1343-4500 | - |
| dc.identifier.uri | https://scholarworks.gnu.ac.kr/handle/sw.gnu/21720 | - |
| dc.description.abstract | The goal of this research is to design a simple but high performance and low power TLB system for embedded processors. The most common page size of TLB is still a 4KB and this page size has been used for virtual memory since the sixties. Choosing the best page size for virtual memory requires considering several factors. A smaller page size reduces the amount of internal fragmentation. On the other hand, a large page needs smaller page table. In other to overcome these drawbacks, we propose a new structure of TLB supporting two page sizes to obtain the effect of multiple page sizes with high performance and at low cost without any operating system support. Also in order to reduce power consumption, we divide one TLB space into two sub-TLBs, where these two separate TLB structures are merged into the TLB with two pages. Conclusively, the proposed TLB is designed as a low power and high performance TLB structure for embedded processors. It is shown that the power consumption and the average memory access time can be reduced by around 46% and 20% compared with the conventional fully associative TLB with 64 entries respectively. ?2013 International Information Institute. | - |
| dc.format.extent | 11 | - |
| dc.language | 영어 | - |
| dc.language.iso | ENG | - |
| dc.publisher | International Information Institute Ltd. | - |
| dc.title | High performance and low power TLB structure | - |
| dc.type | Article | - |
| dc.publisher.location | 일본 | - |
| dc.identifier.scopusid | 2-s2.0-84893847701 | - |
| dc.identifier.bibliographicCitation | Information (Japan), v.16, no.10, pp 7625 - 7635 | - |
| dc.citation.title | Information (Japan) | - |
| dc.citation.volume | 16 | - |
| dc.citation.number | 10 | - |
| dc.citation.startPage | 7625 | - |
| dc.citation.endPage | 7635 | - |
| dc.type.docType | Article | - |
| dc.description.isOpenAccess | N | - |
| dc.description.journalRegisteredClass | scie | - |
| dc.description.journalRegisteredClass | scopus | - |
| dc.subject.keywordAuthor | Low power design | - |
| dc.subject.keywordAuthor | Memory hierarchy | - |
| dc.subject.keywordAuthor | Performance evaluation | - |
| dc.subject.keywordAuthor | Temporal locality | - |
| dc.subject.keywordAuthor | Translation look-aside buffer | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
Gyeongsang National University Central Library, 501, Jinju-daero, Jinju-si, Gyeongsangnam-do, 52828, Republic of Korea+82-55-772-0532
COPYRIGHT 2022 GYEONGSANG NATIONAL UNIVERSITY LIBRARY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.
