Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

차세대 CPU를 위한 캐시 메모리 시스템 설계open accessDesign of Cache Memory System for Next Generation CPU

Other Titles
Design of Cache Memory System for Next Generation CPU
Authors
조옥래이정훈
Issue Date
2016
Publisher
대한임베디드공학회
Keywords
High performance CPU; Cache memory; Average memory access time
Citation
대한임베디드공학회논문지, v.11, no.6, pp 353 - 359
Pages
7
Indexed
KCI
Journal Title
대한임베디드공학회논문지
Volume
11
Number
6
Start Page
353
End Page
359
URI
https://scholarworks.gnu.ac.kr/handle/sw.gnu/15968
DOI
10.14372/IEMEK.2016.11.6.353
ISSN
1975-5066
Abstract
In this paper, we propose a high performance L1 cache structure for the high clock CPU. The proposed cache memory consists of three parts, i.e., a direct-mapped cache to support fast access time, a two-way set associative buffer to reduce miss ratio, and a way-select table. The most recently accessed data is stored in the direct-mapped cache. If a data has a high probability of a repeated reference, when the data is replaced from the direct-mapped cache, the data is stored into the two-way set associative buffer. For the high performance and fast access time, we propose an one way among two ways set associative buffer is selectively accessed based on the way-select table (WST). According to simulation results, access time can be reduced by about 7% and 40% comparing with a direct cache and Intel i7-6700 with two times more space respectively.
Files in This Item
There are no files associated with this item.
Appears in
Collections
공과대학 > 제어계측공학과 > Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Lee, Jung Hoon photo

Lee, Jung Hoon
IT공과대학 (제어로봇공학과)
Read more

Altmetrics

Total Views & Downloads

BROWSE