Cited 0 time in
차세대 CPU를 위한 캐시 메모리 시스템 설계
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | 조옥래 | - |
| dc.contributor.author | 이정훈 | - |
| dc.date.accessioned | 2022-12-26T20:33:39Z | - |
| dc.date.available | 2022-12-26T20:33:39Z | - |
| dc.date.issued | 2016 | - |
| dc.identifier.issn | 1975-5066 | - |
| dc.identifier.uri | https://scholarworks.gnu.ac.kr/handle/sw.gnu/15968 | - |
| dc.description.abstract | In this paper, we propose a high performance L1 cache structure for the high clock CPU. The proposed cache memory consists of three parts, i.e., a direct-mapped cache to support fast access time, a two-way set associative buffer to reduce miss ratio, and a way-select table. The most recently accessed data is stored in the direct-mapped cache. If a data has a high probability of a repeated reference, when the data is replaced from the direct-mapped cache, the data is stored into the two-way set associative buffer. For the high performance and fast access time, we propose an one way among two ways set associative buffer is selectively accessed based on the way-select table (WST). According to simulation results, access time can be reduced by about 7% and 40% comparing with a direct cache and Intel i7-6700 with two times more space respectively. | - |
| dc.format.extent | 7 | - |
| dc.language | 한국어 | - |
| dc.language.iso | KOR | - |
| dc.publisher | 대한임베디드공학회 | - |
| dc.title | 차세대 CPU를 위한 캐시 메모리 시스템 설계 | - |
| dc.title.alternative | Design of Cache Memory System for Next Generation CPU | - |
| dc.type | Article | - |
| dc.publisher.location | 대한민국 | - |
| dc.identifier.doi | 10.14372/IEMEK.2016.11.6.353 | - |
| dc.identifier.bibliographicCitation | 대한임베디드공학회논문지, v.11, no.6, pp 353 - 359 | - |
| dc.citation.title | 대한임베디드공학회논문지 | - |
| dc.citation.volume | 11 | - |
| dc.citation.number | 6 | - |
| dc.citation.startPage | 353 | - |
| dc.citation.endPage | 359 | - |
| dc.identifier.kciid | ART002182487 | - |
| dc.description.isOpenAccess | Y | - |
| dc.description.journalRegisteredClass | kci | - |
| dc.subject.keywordAuthor | High performance CPU | - |
| dc.subject.keywordAuthor | Cache memory | - |
| dc.subject.keywordAuthor | Average memory access time | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
Gyeongsang National University Central Library, 501, Jinju-daero, Jinju-si, Gyeongsangnam-do, 52828, Republic of Korea+82-55-772-0532
COPYRIGHT 2022 GYEONGSANG NATIONAL UNIVERSITY LIBRARY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.
