Cited 0 time in
Indium Tin Oxide Vertical Channel Transistors for Scaled 4F2 2T0C Gain Cell Memory with Etched Sidewall Cleaning
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | Gu, Hyeonho | - |
| dc.contributor.author | Jung, Haksoon | - |
| dc.contributor.author | Park, Minho | - |
| dc.contributor.author | Lee, Hyeonjin | - |
| dc.contributor.author | Choi, Ae Rim | - |
| dc.contributor.author | Oh, II-Kwon | - |
| dc.contributor.author | Zhao, Yanfeng | - |
| dc.contributor.author | Kim, Byungjo | - |
| dc.contributor.author | Kim, Jungsik | - |
| dc.contributor.author | Jang, Byung Chul | - |
| dc.contributor.author | Lee, Yongwoo | - |
| dc.contributor.author | Kwon, Jimin | - |
| dc.date.accessioned | 2026-02-24T01:30:16Z | - |
| dc.date.available | 2026-02-24T01:30:16Z | - |
| dc.date.issued | 2026-02 | - |
| dc.identifier.issn | 0741-3106 | - |
| dc.identifier.issn | 1558-0563 | - |
| dc.identifier.uri | https://scholarworks.gnu.ac.kr/handle/sw.gnu/82491 | - |
| dc.description.abstract | 2T0C gain cell memory based on amorphous oxide semiconductor vertical channel transistors (VCTs) has emerged as a promising high-density embedded dynamic access memory solution for memory-centric computing systems, monolithically integrated atop silicon logic. This capacitor-less memory offers long retention time and a compact 4F2 cell footprint, enabling low-power and area-efficient integration above logic circuits. In this work, amorphous indium tin oxide VCTs and 2T0C gain cells with hole diameters scaled down to 150 nm were fabricated. However, scaling the hole diameter caused residual etch by-products to accumulate along the channel sidewalls, degrading the subthreshold swing and on-state current. To mitigate this issue, a sidewall cleaning process was introduced to effectively remove the residues. The treatment improved the VCT on-state current by over three orders of magnitude and enabled stable single- and two-bit memory operation with retention time exceeding 160 s. | - |
| dc.language | 영어 | - |
| dc.language.iso | ENG | - |
| dc.publisher | Institute of Electrical and Electronics Engineers Inc. | - |
| dc.title | Indium Tin Oxide Vertical Channel Transistors for Scaled 4F2 2T0C Gain Cell Memory with Etched Sidewall Cleaning | - |
| dc.type | Article | - |
| dc.publisher.location | 미국 | - |
| dc.identifier.doi | 10.1109/LED.2026.3661249 | - |
| dc.identifier.scopusid | 2-s2.0-105029863773 | - |
| dc.identifier.bibliographicCitation | IEEE Electron Device Letters | - |
| dc.citation.title | IEEE Electron Device Letters | - |
| dc.type.docType | Article | - |
| dc.description.isOpenAccess | N | - |
| dc.description.journalRegisteredClass | scie | - |
| dc.description.journalRegisteredClass | scopus | - |
| dc.subject.keywordAuthor | Amorphous oxide semiconductors (AOS) | - |
| dc.subject.keywordAuthor | embedded dynamic random-access memory (eDRAM) | - |
| dc.subject.keywordAuthor | indium tin oxide (ITO) | - |
| dc.subject.keywordAuthor | monolithic three-dimensional (M3D) integration | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
Gyeongsang National University Central Library, 501, Jinju-daero, Jinju-si, Gyeongsangnam-do, 52828, Republic of Korea+82-55-772-0534
COPYRIGHT 2022 GYEONGSANG NATIONAL UNIVERSITY LIBRARY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.
