Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Indium Tin Oxide Vertical Channel Transistors for Scaled 4F2 2T0C Gain Cell Memory with Etched Sidewall Cleaning

Full metadata record
DC Field Value Language
dc.contributor.authorGu, Hyeonho-
dc.contributor.authorJung, Haksoon-
dc.contributor.authorPark, Minho-
dc.contributor.authorLee, Hyeonjin-
dc.contributor.authorChoi, Ae Rim-
dc.contributor.authorOh, II-Kwon-
dc.contributor.authorZhao, Yanfeng-
dc.contributor.authorKim, Byungjo-
dc.contributor.authorKim, Jungsik-
dc.contributor.authorJang, Byung Chul-
dc.contributor.authorLee, Yongwoo-
dc.contributor.authorKwon, Jimin-
dc.date.accessioned2026-02-24T01:30:16Z-
dc.date.available2026-02-24T01:30:16Z-
dc.date.issued2026-02-
dc.identifier.issn0741-3106-
dc.identifier.issn1558-0563-
dc.identifier.urihttps://scholarworks.gnu.ac.kr/handle/sw.gnu/82491-
dc.description.abstract2T0C gain cell memory based on amorphous oxide semiconductor vertical channel transistors (VCTs) has emerged as a promising high-density embedded dynamic access memory solution for memory-centric computing systems, monolithically integrated atop silicon logic. This capacitor-less memory offers long retention time and a compact 4F2 cell footprint, enabling low-power and area-efficient integration above logic circuits. In this work, amorphous indium tin oxide VCTs and 2T0C gain cells with hole diameters scaled down to 150 nm were fabricated. However, scaling the hole diameter caused residual etch by-products to accumulate along the channel sidewalls, degrading the subthreshold swing and on-state current. To mitigate this issue, a sidewall cleaning process was introduced to effectively remove the residues. The treatment improved the VCT on-state current by over three orders of magnitude and enabled stable single- and two-bit memory operation with retention time exceeding 160 s.-
dc.language영어-
dc.language.isoENG-
dc.publisherInstitute of Electrical and Electronics Engineers Inc.-
dc.titleIndium Tin Oxide Vertical Channel Transistors for Scaled 4F2 2T0C Gain Cell Memory with Etched Sidewall Cleaning-
dc.typeArticle-
dc.publisher.location미국-
dc.identifier.doi10.1109/LED.2026.3661249-
dc.identifier.scopusid2-s2.0-105029863773-
dc.identifier.bibliographicCitationIEEE Electron Device Letters-
dc.citation.titleIEEE Electron Device Letters-
dc.type.docTypeArticle-
dc.description.isOpenAccessN-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.subject.keywordAuthorAmorphous oxide semiconductors (AOS)-
dc.subject.keywordAuthorembedded dynamic random-access memory (eDRAM)-
dc.subject.keywordAuthorindium tin oxide (ITO)-
dc.subject.keywordAuthormonolithic three-dimensional (M3D) integration-
Files in This Item
There are no files associated with this item.
Appears in
Collections
ETC > Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Kim, Jung Sik photo

Kim, Jung Sik
IT공과대학 (전기공학과)
Read more

Altmetrics

Total Views & Downloads

BROWSE