Low-voltage operation of graphene p-n junctions on plastic substratesopen access
- Authors
- Gu, Daewon; Choi, Moonnyeong; Kim, Kyungho; Kim, Youngduck; Khan, Munis; Yurgens, August A.; Nam, Youngwoo
- Issue Date
- Jul-2025
- Publisher
- American Institute of Physics Inc.
- Citation
- AIP Advances, v.15, no.7
- Indexed
- SCIE
SCOPUS
- Journal Title
- AIP Advances
- Volume
- 15
- Number
- 7
- URI
- https://scholarworks.gnu.ac.kr/handle/sw.gnu/79838
- DOI
- 10.1063/5.0275124
- ISSN
- 2158-3226
2158-3226
- Abstract
- Minimizing the range of the applied gate bias in field-effect transistors is essential for reducing power consumption in modern electronics. In this study, we successfully realized a low-bias operating graphene p-n junction on a polyethylene terephthalate substrate by combining two distinct high-density electrostatic gating methods—ionic-liquid gating and high-κ solid-state gating—in a dual-gate configuration, requiring gate voltages as low as 2 V in both cases. This dual gating is fully reversible and stable, with no electrochemical reactions associated with the ionic liquids. The highly efficient solid-state gating is achieved using a thin high-κ aluminum oxide layer that naturally forms at the aluminum/graphene interface due to their weak bonding. Our device architecture offers an ideal platform for developing high-performance, energy-efficient 2D material-based transistors that operate at low voltages on flexible and transparent substrates.
- Files in This Item
- There are no files associated with this item.
- Appears in
Collections - 자연과학대학 > ETC > Journal Articles

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.