Detailed Information

Cited 3 time in webofscience Cited 4 time in scopus
Metadata Downloads

Analysis and Design of Power-Efficient H-Band CMOS Frequency Doubler Employing Gain Boosting and Harmonic Enhancing Techniquesopen access

Authors
Moon, Byeong-TaekYun, ByeonghunKim, JusungLee, Sang-Gug
Issue Date
Nov-2023
Publisher
Institute of Electrical and Electronics Engineers Inc.
Keywords
Harmonic analysis; Transistors; Boosting; Power generation; Voltage; Power harmonic filters; Power amplifiers; CMOS; dual-band matching network; frequency multiplier; harmonic reflector; maximum achievable gain; nonlinearity; terahertz
Citation
IEEE Access, v.11, pp 34942 - 34951
Pages
10
Indexed
SCIE
SCOPUS
Journal Title
IEEE Access
Volume
11
Start Page
34942
End Page
34951
URI
https://scholarworks.gnu.ac.kr/handle/sw.gnu/77433
DOI
10.1109/ACCESS.2023.3264531
ISSN
2169-3536
Abstract
This article presents a power-efficient frequency doubler employing gain boosting and harmonic-enhancing techniques. With a single transistor only, the gain boosting technique can reach the maximum achievable gain (G(max)) by adding embedded passive components, thereby obtaining high voltage swings. Then, the transistor's nonlinearity is essential, which is maximized by the harmonic transition scheme of the transistor operation along with high voltage swings. In addition, a harmonic reflector and a harmonic leakage canceller are employed for the second harmonic enhancement. The harmonic reflector prevents unwanted harmonic mixing by minimizing the incoming second harmonic current fed back to the input. The harmonic leakage canceller suppresses the leakage loss of the second harmonic current present at the output. Furthermore, thanks to a proposed dual-band output matching network, the output impedance is conjugately matched to achieve the G(max) at the fundamental frequency while it is matched to extract the second harmonic output power simultaneously. To verify the proposed techniques, the prototype was designed as a single-stage circuit that does not require additional amplifying stages, which led to higher power efficiency and lower chip area. Implemented in a 65-nm CMOS process, the measurement results show a saturated output power of 0.9 dBm and 3-dB bandwidth of 26 GHz (237-263 GHz), respectively, while requiring a chip area of 0.071 mm(2). Total power efficiency, including the effect of injected signal power, is 2.87 % while consuming only 37 mW dc power.
Files in This Item
There are no files associated with this item.
Appears in
Collections
ETC > Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Yun, Byeonghun photo

Yun, Byeonghun
IT공과대학 (전자공학부)
Read more

Altmetrics

Total Views & Downloads

BROWSE