Cited 4 time in
Analysis and Design of Power-Efficient H-Band CMOS Frequency Doubler Employing Gain Boosting and Harmonic Enhancing Techniques
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | Moon, Byeong-Taek | - |
| dc.contributor.author | Yun, Byeonghun | - |
| dc.contributor.author | Kim, Jusung | - |
| dc.contributor.author | Lee, Sang-Gug | - |
| dc.date.accessioned | 2025-03-19T01:00:11Z | - |
| dc.date.available | 2025-03-19T01:00:11Z | - |
| dc.date.issued | 2023-11 | - |
| dc.identifier.issn | 2169-3536 | - |
| dc.identifier.uri | https://scholarworks.gnu.ac.kr/handle/sw.gnu/77433 | - |
| dc.description.abstract | This article presents a power-efficient frequency doubler employing gain boosting and harmonic-enhancing techniques. With a single transistor only, the gain boosting technique can reach the maximum achievable gain (G(max)) by adding embedded passive components, thereby obtaining high voltage swings. Then, the transistor's nonlinearity is essential, which is maximized by the harmonic transition scheme of the transistor operation along with high voltage swings. In addition, a harmonic reflector and a harmonic leakage canceller are employed for the second harmonic enhancement. The harmonic reflector prevents unwanted harmonic mixing by minimizing the incoming second harmonic current fed back to the input. The harmonic leakage canceller suppresses the leakage loss of the second harmonic current present at the output. Furthermore, thanks to a proposed dual-band output matching network, the output impedance is conjugately matched to achieve the G(max) at the fundamental frequency while it is matched to extract the second harmonic output power simultaneously. To verify the proposed techniques, the prototype was designed as a single-stage circuit that does not require additional amplifying stages, which led to higher power efficiency and lower chip area. Implemented in a 65-nm CMOS process, the measurement results show a saturated output power of 0.9 dBm and 3-dB bandwidth of 26 GHz (237-263 GHz), respectively, while requiring a chip area of 0.071 mm(2). Total power efficiency, including the effect of injected signal power, is 2.87 % while consuming only 37 mW dc power. | - |
| dc.format.extent | 10 | - |
| dc.language | 영어 | - |
| dc.language.iso | ENG | - |
| dc.publisher | Institute of Electrical and Electronics Engineers Inc. | - |
| dc.title | Analysis and Design of Power-Efficient H-Band CMOS Frequency Doubler Employing Gain Boosting and Harmonic Enhancing Techniques | - |
| dc.type | Article | - |
| dc.publisher.location | 미국 | - |
| dc.identifier.doi | 10.1109/ACCESS.2023.3264531 | - |
| dc.identifier.scopusid | 2-s2.0-85153392613 | - |
| dc.identifier.wosid | 000972158200001 | - |
| dc.identifier.bibliographicCitation | IEEE Access, v.11, pp 34942 - 34951 | - |
| dc.citation.title | IEEE Access | - |
| dc.citation.volume | 11 | - |
| dc.citation.startPage | 34942 | - |
| dc.citation.endPage | 34951 | - |
| dc.type.docType | Article | - |
| dc.description.isOpenAccess | Y | - |
| dc.description.journalRegisteredClass | scie | - |
| dc.description.journalRegisteredClass | scopus | - |
| dc.relation.journalResearchArea | Computer Science | - |
| dc.relation.journalResearchArea | Engineering | - |
| dc.relation.journalResearchArea | Telecommunications | - |
| dc.relation.journalWebOfScienceCategory | Computer Science, Information Systems | - |
| dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
| dc.relation.journalWebOfScienceCategory | Telecommunications | - |
| dc.subject.keywordPlus | OUTPUT POWER | - |
| dc.subject.keywordPlus | 65-NM CMOS | - |
| dc.subject.keywordPlus | NOISE | - |
| dc.subject.keywordPlus | OSCILLATOR | - |
| dc.subject.keywordPlus | AMPLIFIER | - |
| dc.subject.keywordPlus | ELEMENTS | - |
| dc.subject.keywordAuthor | Harmonic analysis | - |
| dc.subject.keywordAuthor | Transistors | - |
| dc.subject.keywordAuthor | Boosting | - |
| dc.subject.keywordAuthor | Power generation | - |
| dc.subject.keywordAuthor | Voltage | - |
| dc.subject.keywordAuthor | Power harmonic filters | - |
| dc.subject.keywordAuthor | Power amplifiers | - |
| dc.subject.keywordAuthor | CMOS | - |
| dc.subject.keywordAuthor | dual-band matching network | - |
| dc.subject.keywordAuthor | frequency multiplier | - |
| dc.subject.keywordAuthor | harmonic reflector | - |
| dc.subject.keywordAuthor | maximum achievable gain | - |
| dc.subject.keywordAuthor | nonlinearity | - |
| dc.subject.keywordAuthor | terahertz | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
Gyeongsang National University Central Library, 501, Jinju-daero, Jinju-si, Gyeongsangnam-do, 52828, Republic of Korea+82-55-772-0534
COPYRIGHT 2022 GYEONGSANG NATIONAL UNIVERSITY LIBRARY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.
