Tri-gate junctionless transistors with electrostatically highly doped channelopen access
- Authors
- Jeon, Dae-Young
- Issue Date
- Nov-2023
- Publisher
- American Institute of Physics Inc.
- Citation
- AIP Advances, v.13, no.11
- Indexed
- SCIE
SCOPUS
- Journal Title
- AIP Advances
- Volume
- 13
- Number
- 11
- URI
- https://scholarworks.gnu.ac.kr/handle/sw.gnu/68783
- DOI
- 10.1063/5.0174553
- ISSN
- 2158-3226
2158-3226
- Abstract
- Multiple-gated junctionless transistors (JLTs) with an extremely simple structure and bulk-conduction-based operation could overcome fundamental problems with respect to short-channel effects for sub-3-nm technology nodes. In this paper, the performance of a tri-gate JLT with an electrostatically highly doped channel is demonstrated through numerical simulation. Unique characteristics previously reported in fabricated JLTs were exhibited by the tri-gate transistors with an additional bottom-gate bias (Vgb = 50 V), which induced an effectively highly doped state of the channel. The results of this study show the feasibility of producing impurity scattering-free JLTs for next-generation technology nodes. © 2023 Author(s).
- Files in This Item
- There are no files associated with this item.
- Appears in
Collections - 공과대학 > 전기공학과 > Journal Articles

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.