Overhang Saddle Fin Sidewall Structure for Highly Reliable DRAM Operationopen access
- Authors
- Han, Jin-Woo; Suh, Minki; Lee, Gyeongyeop; Kim, Jungsik
- Issue Date
- Aug-2023
- Publisher
- Institute of Electrical and Electronics Engineers Inc.
- Keywords
- Capacitors; Design automation; DRAM; DRAM chips; Electric fields; Electric potential; Etching; Logic gates; Overhang saddle fin; Programming; Random access memory; retention time; rowhammer; Simulation; TCAD simulation
- Citation
- IEEE Access, v.11, pp 1 - 1
- Pages
- 1
- Indexed
- SCIE
SCOPUS
- Journal Title
- IEEE Access
- Volume
- 11
- Start Page
- 1
- End Page
- 1
- URI
- https://scholarworks.gnu.ac.kr/handle/sw.gnu/67585
- DOI
- 10.1109/ACCESS.2023.3300443
- ISSN
- 2169-3536
- Abstract
- A novel memory cell transistor structure based on a saddle fin-based DRAM is presented for highly reliable operations. The overhang saddle fin (oss-fin) active structure is formed by two steps of etching of the fin; isotropic etching for the short side and anisotropic etching for the long side of the fin. The overhang sidewall fin structure results in the increase of retention time, decrease of isolation leakage current, increase of rowhammering tolerance, and increase of programming efficiency. A Technology Computer-Aided Design (TCAD) simulation study compares the overhang and the conventional saddle fin (s-fin) in terms of those reliability parameters. A lowered electric field underneath the storage node, a lowered passing gate coupling capacitance, and an elongated isolation leakage path are attributed to the reliability enhancements in the overhang saddle fin. Author
- Files in This Item
- There are no files associated with this item.
- Appears in
Collections - 공학계열 > 전기공학과 > Journal Articles

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.