Cited 8 time in
Extraction of Nitride Trap Profile in 3-D NAND Flash Memory Using Intercell Program Pattern
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | Park, Jounghun | - |
| dc.contributor.author | Yoon, Gilsang | - |
| dc.contributor.author | Go, Donghyun | - |
| dc.contributor.author | Kim, Jungsik | - |
| dc.contributor.author | Lee, Jeong-Soo | - |
| dc.date.accessioned | 2022-12-26T12:01:34Z | - |
| dc.date.available | 2022-12-26T12:01:34Z | - |
| dc.date.issued | 2021 | - |
| dc.identifier.issn | 2169-3536 | - |
| dc.identifier.uri | https://scholarworks.gnu.ac.kr/handle/sw.gnu/5691 | - |
| dc.description.abstract | The extraction of nitride trap density (N-t) filled with electrons emitted by thermal emission (It) in the charge-trapping layer of 3-D NAND flash memory is demonstrated. The intercell program (IP) pattern was adopted to intentionally inject electrons into the intercell region to minimize the influence of lateral migration (LM) on the trap profiles. This was confirmed by the retention characteristics observed at 120 degrees C, where the charge loss is mainly caused by the TE of the trapped electrons in the nitride layer. The extracted peak value of N-t at E-C-E-T value of 1.20 eV using the IP pattern was as low as 1.01 x 10(19) cm(-3) eV(-1) , in the scan range of 0.96 eV to 1.27 eV. This value was 17% lower than that from the conventional adjacent cell program (P-P-P) pattern. Therefore, the IP pattern can be used in extracting trap profiles in the SiN layer in scaled 3-D NAND memories. | - |
| dc.format.extent | 7 | - |
| dc.language | 영어 | - |
| dc.language.iso | ENG | - |
| dc.publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC | - |
| dc.title | Extraction of Nitride Trap Profile in 3-D NAND Flash Memory Using Intercell Program Pattern | - |
| dc.type | Article | - |
| dc.publisher.location | 미국 | - |
| dc.identifier.doi | 10.1109/ACCESS.2021.3107620 | - |
| dc.identifier.scopusid | 2-s2.0-85113848902 | - |
| dc.identifier.wosid | 000692177200001 | - |
| dc.identifier.bibliographicCitation | IEEE ACCESS, v.9, pp 118794 - 118800 | - |
| dc.citation.title | IEEE ACCESS | - |
| dc.citation.volume | 9 | - |
| dc.citation.startPage | 118794 | - |
| dc.citation.endPage | 118800 | - |
| dc.type.docType | Article | - |
| dc.description.isOpenAccess | Y | - |
| dc.description.journalRegisteredClass | scie | - |
| dc.description.journalRegisteredClass | scopus | - |
| dc.relation.journalResearchArea | Computer Science | - |
| dc.relation.journalResearchArea | Engineering | - |
| dc.relation.journalResearchArea | Telecommunications | - |
| dc.relation.journalWebOfScienceCategory | Computer Science, Information Systems | - |
| dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
| dc.relation.journalWebOfScienceCategory | Telecommunications | - |
| dc.subject.keywordPlus | CHARGE RETENTION | - |
| dc.subject.keywordPlus | SIMULATION | - |
| dc.subject.keywordAuthor | 3D NAND flash memory | - |
| dc.subject.keywordAuthor | data retention | - |
| dc.subject.keywordAuthor | lateral migration | - |
| dc.subject.keywordAuthor | trap profiling | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
Gyeongsang National University Central Library, 501, Jinju-daero, Jinju-si, Gyeongsangnam-do, 52828, Republic of Korea+82-55-772-0532
COPYRIGHT 2022 GYEONGSANG NATIONAL UNIVERSITY LIBRARY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.
