Cited 11 time in
Comparative Study on Energy-Efficiencies of Single-Electron Transistor-Based Binary Full Adders Including Nonideal Effects
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | Lee, Jieun | - |
| dc.contributor.author | Lee, Jung Han | - |
| dc.contributor.author | Chung, In-Young | - |
| dc.contributor.author | Kim, Chang-Joon | - |
| dc.contributor.author | Park, Byung-Gook | - |
| dc.contributor.author | Kim, Dong Myong | - |
| dc.contributor.author | Kim, Dae Hwan | - |
| dc.date.accessioned | 2022-12-27T02:54:29Z | - |
| dc.date.available | 2022-12-27T02:54:29Z | - |
| dc.date.issued | 2011-09 | - |
| dc.identifier.issn | 1536-125X | - |
| dc.identifier.issn | 1941-0085 | - |
| dc.identifier.uri | https://scholarworks.gnu.ac.kr/handle/sw.gnu/23579 | - |
| dc.description.abstract | Performances and energy efficiencies of various single-electron transistor-based (SET-based) binary full adders (FAs) are comparatively investigated with optimization of device parameters by means of simulation program with integrated circuit emphasis models including nonideal effects commonly observed in really implemented SETs. The proposed binary decision diagram (BDD) cell-based 1-bit FA is the most promising in terms of energy efficiency (=0.3 aJ/state), power dissipation (P = 1.2 nW), delay (tau = 20 ps), and immunity to process variations (background charge noise Delta Q(0) < +/- 0.112q and control gate capacitance mismatch.Delta C-cg < 0.5 x C-cg) at the expense of hardware burden, compared with majority gate-based SET FAs (3.988 aJ/state, P = 15.95nW, tau = 52 ps, Delta Q(0) < +/- 0.0392q, Delta C-cg < 0.35 x C-cg) and SET threshold logic gate-based FAs (3.845 aJ/state, P = 15.38 nW, tau = 107 ps, Delta Q(0) < +/- 0.028q, Delta C-cg < 0.2xC(cg)). It is also found that the SET itself dominates the power dissipation in SET-based FAs and the static dc power plays a significant role in power consumption in SET-based FAs, compared with the dynamic power, regardless of the FA type. In addition, SET-based BDD FAs are compared with their CMOS counterparts. | - |
| dc.format.extent | 11 | - |
| dc.language | 영어 | - |
| dc.language.iso | ENG | - |
| dc.publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC | - |
| dc.title | Comparative Study on Energy-Efficiencies of Single-Electron Transistor-Based Binary Full Adders Including Nonideal Effects | - |
| dc.type | Article | - |
| dc.publisher.location | 미국 | - |
| dc.identifier.doi | 10.1109/TNANO.2011.2125799 | - |
| dc.identifier.scopusid | 2-s2.0-80052630231 | - |
| dc.identifier.wosid | 000294860800039 | - |
| dc.identifier.bibliographicCitation | IEEE TRANSACTIONS ON NANOTECHNOLOGY, v.10, no.5, pp 1180 - 1190 | - |
| dc.citation.title | IEEE TRANSACTIONS ON NANOTECHNOLOGY | - |
| dc.citation.volume | 10 | - |
| dc.citation.number | 5 | - |
| dc.citation.startPage | 1180 | - |
| dc.citation.endPage | 1190 | - |
| dc.type.docType | Article | - |
| dc.description.isOpenAccess | N | - |
| dc.description.journalRegisteredClass | sci | - |
| dc.description.journalRegisteredClass | scie | - |
| dc.description.journalRegisteredClass | scopus | - |
| dc.relation.journalResearchArea | Engineering | - |
| dc.relation.journalResearchArea | Science & Technology - Other Topics | - |
| dc.relation.journalResearchArea | Materials Science | - |
| dc.relation.journalResearchArea | Physics | - |
| dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
| dc.relation.journalWebOfScienceCategory | Nanoscience & Nanotechnology | - |
| dc.relation.journalWebOfScienceCategory | Materials Science, Multidisciplinary | - |
| dc.relation.journalWebOfScienceCategory | Physics, Applied | - |
| dc.subject.keywordPlus | SET MODEL | - |
| dc.subject.keywordPlus | DEVICES | - |
| dc.subject.keywordPlus | DESIGN | - |
| dc.subject.keywordPlus | GATES | - |
| dc.subject.keywordAuthor | Binary decision diagram (BDD) | - |
| dc.subject.keywordAuthor | energy efficiency | - |
| dc.subject.keywordAuthor | full adders (FAs) | - |
| dc.subject.keywordAuthor | nonideal effects | - |
| dc.subject.keywordAuthor | single-electron transistor (SET) | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
Gyeongsang National University Central Library, 501, Jinju-daero, Jinju-si, Gyeongsangnam-do, 52828, Republic of Korea+82-55-772-0532
COPYRIGHT 2022 GYEONGSANG NATIONAL UNIVERSITY LIBRARY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.
