An FPGA Implementation of 3-D Signal Transmission System
- Authors
- Chen, Zhenxing; Kang, Seog Geun
- Issue Date
- 2012
- Publisher
- IEEE
- Citation
- 2012 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), pp 368 - 369
- Pages
- 2
- Indexed
- SCOPUS
- Journal Title
- 2012 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE)
- Start Page
- 368
- End Page
- 369
- URI
- https://scholarworks.gnu.ac.kr/handle/sw.gnu/23408
- Abstract
- A 3-dimensinal (3-D) signal transmission system is implemented on field programmable gate array (FPGA) in this paper. We exploit 3-D 8-ary and 32-ary signal constellations to map input binary data, and Gram-Schmidt orthogonalization procedure (GSOP) to generate transmitted signals. The prototypes of function modules such as encoder and demapper are implemented by means of Verilog hardware description language (VHDL). The modules are synthesized and emulated using FPGA tools. Emulation based on the fixed-point format demonstrates that the system has almost the same symbol error rate (SER) as a software test-bed. Hence, it is considered that the implemented system operates correctly.
- Files in This Item
- There are no files associated with this item.
- Appears in
Collections - 공과대학 > 반도체공학과 > Journal Articles

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.