Detailed Information

Cited 1 time in webofscience Cited 1 time in scopus
Metadata Downloads

Design of Synaptic Driving Circuit for TFT eFlash-Based Processing-In-Memory Hardware Using Hybrid Bonding

Full metadata record
DC Field Value Language
dc.contributor.authorKim, Y.-
dc.contributor.authorJin, H.-
dc.contributor.authorKim, D.-
dc.contributor.authorHa, P.-
dc.contributor.authorPark, M.-K.-
dc.contributor.authorHwang, J.-
dc.contributor.authorLee, J.-
dc.contributor.authorWoo, Jeong-Min-
dc.contributor.authorChoi, J.-
dc.contributor.authorLee, C.-
dc.contributor.authorKwak, J.Y.-
dc.contributor.authorSon, Hyunwoo-
dc.date.accessioned2023-03-24T08:53:12Z-
dc.date.available2023-03-24T08:53:12Z-
dc.date.issued2023-02-
dc.identifier.issn2079-9292-
dc.identifier.issn2079-9292-
dc.identifier.urihttps://scholarworks.gnu.ac.kr/handle/sw.gnu/30340-
dc.description.abstractThis paper presents a synaptic driving circuit design for processing in-memory (PIM) hardware with a thin-film transistor (TFT) embedded flash (eFlash) for a binary/ternary-weight neural network (NN). An eFlash-based synaptic cell capable of programming negative weight values to store binary/ternary weight values (i.e., ±1, 0) and synaptic driving circuits for erase, program, and read operations of synaptic arrays have been proposed. The proposed synaptic driving circuits improve the calculation accuracy of PIM operation by precisely programming the sensing current of the eFlash synaptic cell to the target current (50 nA ± 0.5 nA) using a pulse train. In addition, during PIM operation, the pulse-width modulation (PWM) conversion circuit converts 8-bit input data into one continuous PWM pulse to minimize non-linearity in the synaptic sensing current integration step of the neuron circuit. The prototype chip, including the proposed synaptic driving circuit, PWM conversion circuit, neuron circuit, and digital blocks, is designed and laid out as the accelerator for binary/ternary weighted NN with a size of 324 × 80 × 10 using a 0.35 μm CMOS process. Hybrid bonding technology using bump bonding and wire bonding is used to package the designed CMOS accelerator die and TFT eFlash-based synapse array dies into a single chip package. © 2023 by the authors.-
dc.language영어-
dc.language.isoENG-
dc.publisherMDPI-
dc.titleDesign of Synaptic Driving Circuit for TFT eFlash-Based Processing-In-Memory Hardware Using Hybrid Bonding-
dc.typeArticle-
dc.publisher.location스위스-
dc.identifier.doi10.3390/electronics12030678-
dc.identifier.scopusid2-s2.0-85147877242-
dc.identifier.wosid000929203300001-
dc.identifier.bibliographicCitationElectronics (Switzerland), v.12, no.3-
dc.citation.titleElectronics (Switzerland)-
dc.citation.volume12-
dc.citation.number3-
dc.type.docTypeArticle-
dc.description.isOpenAccessY-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.relation.journalResearchAreaComputer Science-
dc.relation.journalResearchAreaEngineering-
dc.relation.journalResearchAreaPhysics-
dc.relation.journalWebOfScienceCategoryComputer Science, Information Systems-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.relation.journalWebOfScienceCategoryPhysics, Applied-
dc.subject.keywordPlusNEURAL-NETWORK-
dc.subject.keywordPlusFLASH MEMORY-
dc.subject.keywordPlusEFFICIENT-
dc.subject.keywordPlusSRAM-
dc.subject.keywordAuthoraccelerator-
dc.subject.keywordAuthorbinary/ternary weight-
dc.subject.keywordAuthorembedded flash (eFlash)-
dc.subject.keywordAuthorhybrid bonding-
dc.subject.keywordAuthorneural network-
dc.subject.keywordAuthorprocessing-in-memory (PIM)-
dc.subject.keywordAuthorsynapse cell-
dc.subject.keywordAuthorthin-film transistor (TFT)-
Files in This Item
There are no files associated with this item.
Appears in
Collections
공학계열 > 전자공학과 > Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Son, Hyun Woo photo

Son, Hyun Woo
IT공과대학 (전자공학부)
Read more

Altmetrics

Total Views & Downloads

BROWSE