Detailed Information

Cited 4 time in webofscience Cited 6 time in scopus
Metadata Downloads

Design Method of Vertical Lattice Loop Structure for Parasitic Inductance Reduction in a GaN HEMTs-Based Converter

Full metadata record
DC Field Value Language
dc.contributor.authorYang, S.-S.-
dc.contributor.authorMin, S.-S.-
dc.contributor.authorEom, C.-H.-
dc.contributor.authorKim, R.-Y.-
dc.contributor.authorLee, G.-Y.-
dc.date.accessioned2023-01-05T07:00:01Z-
dc.date.available2023-01-05T07:00:01Z-
dc.date.issued2022-11-
dc.identifier.issn2169-3536-
dc.identifier.urihttps://scholarworks.gnu.ac.kr/handle/sw.gnu/30073-
dc.description.abstractAmong the wide-bandgap devices, gallium nitride high electron mobility transistors (GaN HEMTs) are contributing to the high power density technology of power conversion systems due to their excellent physical properties. In contrast, the driving voltage and threshold voltage are relatively low compared to conventional power semiconductor devices, so a reliable circuit design is required. In this paper, a parasitic inductance reduction design method for the stable driving of GaN HEMTs is proposed. To reduce parasitic inductance, we propose a vertical lattice loop structure having multiple loops, and this method can be applied regardless of the package type and shape of GaN HEMT. For the design of the proposed vertical lattice loop structure, the reference loop is defined to minimize leakage inductance and the identical loop is vertically stacked. The proposed structure is applied 6-layer PCB design example and verified by experimental results. Furthermore, the proposed design method is applied at the buck converter, and improved efficiency is verified from 600 kHz to 1MHz switching frequency. © 2013 IEEE.-
dc.format.extent10-
dc.language영어-
dc.language.isoENG-
dc.publisherInstitute of Electrical and Electronics Engineers Inc.-
dc.titleDesign Method of Vertical Lattice Loop Structure for Parasitic Inductance Reduction in a GaN HEMTs-Based Converter-
dc.typeArticle-
dc.publisher.location미국-
dc.identifier.doi10.1109/ACCESS.2022.3220325-
dc.identifier.scopusid2-s2.0-85141615668-
dc.identifier.wosid000933355100001-
dc.identifier.bibliographicCitationIEEE Access, v.10, pp 117215 - 117224-
dc.citation.titleIEEE Access-
dc.citation.volume10-
dc.citation.startPage117215-
dc.citation.endPage117224-
dc.type.docTypeArticle-
dc.description.isOpenAccessY-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.relation.journalResearchAreaComputer Science-
dc.relation.journalResearchAreaEngineering-
dc.relation.journalResearchAreaTelecommunications-
dc.relation.journalWebOfScienceCategoryComputer Science, Information Systems-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.relation.journalWebOfScienceCategoryTelecommunications-
dc.subject.keywordAuthorFlux cancellation-
dc.subject.keywordAuthorgallium nitride high electron mobility transistors-
dc.subject.keywordAuthorparasitic inductance-
dc.subject.keywordAuthorPCB layout-
dc.subject.keywordAuthorvertical lattice loop-
Files in This Item
There are no files associated with this item.
Appears in
Collections
공과대학 > 전기공학과 > Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Lee, Gi Young photo

Lee, Gi Young
IT공과대학 (전기공학과)
Read more

Altmetrics

Total Views & Downloads

BROWSE