Cited 6 time in
Design Method of Vertical Lattice Loop Structure for Parasitic Inductance Reduction in a GaN HEMTs-Based Converter
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | Yang, S.-S. | - |
| dc.contributor.author | Min, S.-S. | - |
| dc.contributor.author | Eom, C.-H. | - |
| dc.contributor.author | Kim, R.-Y. | - |
| dc.contributor.author | Lee, G.-Y. | - |
| dc.date.accessioned | 2023-01-05T07:00:01Z | - |
| dc.date.available | 2023-01-05T07:00:01Z | - |
| dc.date.issued | 2022-11 | - |
| dc.identifier.issn | 2169-3536 | - |
| dc.identifier.uri | https://scholarworks.gnu.ac.kr/handle/sw.gnu/30073 | - |
| dc.description.abstract | Among the wide-bandgap devices, gallium nitride high electron mobility transistors (GaN HEMTs) are contributing to the high power density technology of power conversion systems due to their excellent physical properties. In contrast, the driving voltage and threshold voltage are relatively low compared to conventional power semiconductor devices, so a reliable circuit design is required. In this paper, a parasitic inductance reduction design method for the stable driving of GaN HEMTs is proposed. To reduce parasitic inductance, we propose a vertical lattice loop structure having multiple loops, and this method can be applied regardless of the package type and shape of GaN HEMT. For the design of the proposed vertical lattice loop structure, the reference loop is defined to minimize leakage inductance and the identical loop is vertically stacked. The proposed structure is applied 6-layer PCB design example and verified by experimental results. Furthermore, the proposed design method is applied at the buck converter, and improved efficiency is verified from 600 kHz to 1MHz switching frequency. © 2013 IEEE. | - |
| dc.format.extent | 10 | - |
| dc.language | 영어 | - |
| dc.language.iso | ENG | - |
| dc.publisher | Institute of Electrical and Electronics Engineers Inc. | - |
| dc.title | Design Method of Vertical Lattice Loop Structure for Parasitic Inductance Reduction in a GaN HEMTs-Based Converter | - |
| dc.type | Article | - |
| dc.publisher.location | 미국 | - |
| dc.identifier.doi | 10.1109/ACCESS.2022.3220325 | - |
| dc.identifier.scopusid | 2-s2.0-85141615668 | - |
| dc.identifier.wosid | 000933355100001 | - |
| dc.identifier.bibliographicCitation | IEEE Access, v.10, pp 117215 - 117224 | - |
| dc.citation.title | IEEE Access | - |
| dc.citation.volume | 10 | - |
| dc.citation.startPage | 117215 | - |
| dc.citation.endPage | 117224 | - |
| dc.type.docType | Article | - |
| dc.description.isOpenAccess | Y | - |
| dc.description.journalRegisteredClass | scie | - |
| dc.description.journalRegisteredClass | scopus | - |
| dc.relation.journalResearchArea | Computer Science | - |
| dc.relation.journalResearchArea | Engineering | - |
| dc.relation.journalResearchArea | Telecommunications | - |
| dc.relation.journalWebOfScienceCategory | Computer Science, Information Systems | - |
| dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
| dc.relation.journalWebOfScienceCategory | Telecommunications | - |
| dc.subject.keywordAuthor | Flux cancellation | - |
| dc.subject.keywordAuthor | gallium nitride high electron mobility transistors | - |
| dc.subject.keywordAuthor | parasitic inductance | - |
| dc.subject.keywordAuthor | PCB layout | - |
| dc.subject.keywordAuthor | vertical lattice loop | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
Gyeongsang National University Central Library, 501, Jinju-daero, Jinju-si, Gyeongsangnam-do, 52828, Republic of Korea+82-55-772-0532
COPYRIGHT 2022 GYEONGSANG NATIONAL UNIVERSITY LIBRARY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.
